YASH SARANG
D6AD
47
DLCOA / Experiment 7

DLCOA Experiment No. 7 064 Aim: Synthesis of flipflops. Software: Virtual les Simulator. Theory:
Most of the components of digital logic circuit
consists of combinational circuits but they are likely
to have manory elements too. How Those types of
circuits are known as sequential circuits. In a sequential circuit, the present output is not only determined by the present input but also depends on the past octputs. this flops are the simplest kind of sequential circuits. A flip flop can maintain a binary state identity which means it can act as I bit memory cell. Those are different kinds of flip flops depending on the number of outputs inputs or the way the input affects the state. Basic Stip Stop can be constructed us using two cross coupled NAM NAND/NOR gates.

In basic Stip Stop circuit builth NAND gates, when both inputs goes to 0, both outputs go to 0, violating the fact that the outputs of the stip Stop have to be complement of each other.



|                    |       |         |           | 069                                                 |
|--------------------|-------|---------|-----------|-----------------------------------------------------|
| Truth table:       | 9     | 8       | R         | Q (t+1)                                             |
|                    | 0     | 0       | 0         | 0                                                   |
|                    | 0     | 0       | 1         | 0                                                   |
|                    | 0     | 1       | 0         | 1                                                   |
|                    | 0     | 1       | 1         | Indeterminate                                       |
|                    | 1     | 0       | 0         | ,                                                   |
|                    | 1     | 0       | 1         | 0                                                   |
|                    | 1     | 1       | 0         | 1                                                   |
|                    | 1     | 1       | 1         | Indeterminate.                                      |
| @ JK flop flop.    | 0     |         |           | etinement of RS Stepflop<br>type is defined.        |
| JK                 | Stip  | Hop     | Bar       | etinement of RS Harlos                              |
| where he indeternt | rate  | stak    | of RS     | type is defined.                                    |
|                    |       |         |           |                                                     |
| Truth table        | 9     | J       | K         | 9 (tH)                                              |
|                    | 0     | 0       | 0         | 0                                                   |
|                    | 0     | 0       | •         | 0                                                   |
|                    | 0     | 1       | 0         | 1                                                   |
|                    | 0     | 1       | 1         | 1                                                   |
|                    |       | 0       |           | 1                                                   |
|                    | 1     | 0       | 1         | 0                                                   |
|                    |       |         |           |                                                     |
|                    | 1     | 1       | 1         | 0                                                   |
| 6 00 00 00         |       | 1       | 1 1       |                                                     |
| 3 D Hiptop It      | 30    | sed.    | to transf | ler data to the Hip Hop.                            |
| It is              | bas   | sically | the J     | ler data to the flip flop.<br>K flipflop where K is |
| nve                | rted. | 7       |           |                                                     |

Truth table Q (fH) (4) T-Slip flop. - The T or toggle flip flop, changes its bruth table QT g(+H) bjechve:

i) to understand the basic concepts of this flops.

ii) To understand race around condition and why does it. I so occur in JK flip flop.

iii) to know, how to avoid the race around condition. in moster stave JK flip flop. Step stop with asynchronous present and clear.

1) Start, the simulation The simulator supports 5 valued logic. The expertment is needed to be performed on the given structural worworking modules of all kinds of this flops.

The flip flop components are in the sequential circuit drawer in the pallet. Then like on the position of the editor window. Where you want to add the component, likewise add her running dock, but switches and but dist displays. B To connect any two components select the 6) To see the to circuit working, lick on the selection tool in the pallet then give input by double licking on the bit switch, turn on the case analysis the slip slop mentions the case analysis are required then start the clock, now check behaviour of the slip flop according to the guideling guideling given in the objective.